HEF4094BT,653

The HEF4094B is an 8-bit serial-in/serial or parallel-out shift register with a storage register and
3-state outputs. Both the shift and storage register have separate clocks. The device features a
serial input (D) and two serial outputs (QS1 and QS2) to enable cascading. Data is shifted on the
LOW-to-HIGH transitions of the CP input. Data is available at QS1 on the LOW-to-HIGH transitions
of the CP input to allow cascading when clock edges are fast. The same data is available at QS2
on the next HIGH-to-LOW transition of the CP input to allow cascading when clock edges are slow.
The data in the shift register is transferred to the storage register when the STR input is HIGH.
Data in the storage register appears at the outputs whenever the output enable input (OE) is HIGH.
A LOW on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE
input does not affect the state of the registers. Inputs include clamp diodes. This enables the use of
current limiting resistors to interface inputs to voltages in excess of VDD.

Category:

Download Details PDF

Notice:

In stock will ship in 2 days. Real-time inventory pls confirm with us.

INQUIRY ONLINE




    SPECIFICATION

    • Fully static operation
    • 5 V, 10 V, and 15 V parametric ratings
    • Wide supply voltage range from 3.0 to 15.0 V
    • CMOS low power dissipation
    • High noise immunity
    • Standardized symmetrical output characteristics
    • ESD protection:
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 Ω)
    • Complies with JEDEC standard JESD 13-B
    • Specified from -40 °C to +85 °C and -40 °C to +125 °C